Fangrui Song 2208c97c1b [Hexagon,test] Change llc -march= to -mtriple=
Similar to 806761a7629df268c8aed49657aeccffa6bca449

-mtriple= specifies the full target triple while -march= merely sets the
architecture part of the default target triple, leaving a target triple which
may not make sense.

Therefore, -march= is error-prone and not recommended for tests without a target
triple. The issue has been benign as we recognize $unknown-apple-darwin as ELF instead
of rejecting it outrightly.
2024-12-15 10:20:22 -08:00

45 lines
1.5 KiB
LLVM

; RUN: llc -mtriple=hexagon -O2 -disable-hexagon-shuffle=1 < %s | FileCheck %s
; CHECK: vmemu(r{{[0-9]}}+#0) = v{{[0-9]*}}
target triple = "hexagon"
; Function Attrs: nounwind
define void @f0(ptr %a0, ptr %a1) #0 {
b0:
%v0 = alloca ptr, align 4
%v1 = alloca ptr, align 4
%v2 = alloca <16 x i32>, align 64
%v3 = alloca <16 x i32>, align 64
%v4 = alloca <32 x i32>, align 128
store ptr %a0, ptr %v0, align 4
store ptr %a1, ptr %v1, align 4
%v5 = load ptr, ptr %v0, align 4
%v6 = load <16 x i32>, ptr %v2, align 64
call void asm sideeffect " $1 = vmemu($0);\0A", "r,v"(ptr %v5, <16 x i32> %v6) #1, !srcloc !0
%v7 = load ptr, ptr %v0, align 4
%v8 = load <16 x i32>, ptr %v3, align 64
call void asm sideeffect " $1 = vmemu($0);\0A", "r,v"(ptr %v7, <16 x i32> %v8) #1, !srcloc !1
%v9 = load <32 x i32>, ptr %v4, align 128
%v10 = load <16 x i32>, ptr %v2, align 64
%v11 = load <16 x i32>, ptr %v3, align 64
call void asm sideeffect " $0 = vcombine($1,$2);\0A", "v,v,v"(<32 x i32> %v9, <16 x i32> %v10, <16 x i32> %v11) #1, !srcloc !2
%v12 = load ptr, ptr %v1, align 4
%v13 = load <16 x i32>, ptr %v2, align 64
call void asm sideeffect " vmemu($0) = $1;\0A", "r,v,~{memory}"(ptr %v12, <16 x i32> %v13) #1, !srcloc !3
ret void
}
; Function Attrs: nounwind
define i32 @f1() #0 {
b0:
ret i32 0
}
attributes #0 = { nounwind "target-cpu"="hexagonv60" "target-features"="+hvxv60,+hvx-length64b" }
attributes #1 = { nounwind }
!0 = !{i32 272}
!1 = !{i32 348}
!2 = !{i32 424}
!3 = !{i32 519}