llvm-project/llvm/test/CodeGen/PowerPC/scalar_vector_test_4.ll
Kai Nacke 5403c59c60 [PPC] Opaque pointer migration, part 2.
The LIT test cases were migrated with the script provided by
Nikita Popov. Due to the size of the change it is split into
several parts.

Reviewed By: nemanja, nikic

Differential Revision: https://reviews.llvm.org/D135474
2022-10-11 17:24:06 +00:00

638 lines
20 KiB
LLVM

; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -mcpu=pwr9 -verify-machineinstrs -ppc-vsr-nums-as-vr -ppc-asm-full-reg-names \
; RUN: -mtriple=powerpc64le-unknown-linux-gnu < %s | FileCheck %s --check-prefix=P9LE
; RUN: llc -mcpu=pwr9 -verify-machineinstrs -ppc-vsr-nums-as-vr -ppc-asm-full-reg-names \
; RUN: -mtriple=powerpc64-unknown-linux-gnu < %s | FileCheck %s --check-prefix=P9BE
; RUN: llc -mcpu=pwr8 -verify-machineinstrs -ppc-vsr-nums-as-vr -ppc-asm-full-reg-names \
; RUN: -mtriple=powerpc64le-unknown-linux-gnu < %s | FileCheck %s --check-prefix=P8LE
; RUN: llc -mcpu=pwr8 -verify-machineinstrs -ppc-vsr-nums-as-vr -ppc-asm-full-reg-names \
; RUN: -mtriple=powerpc64-unknown-linux-gnu < %s | FileCheck %s --check-prefix=P8BE
; RUN: llc -mcpu=pwr9 -verify-machineinstrs -ppc-vsr-nums-as-vr -ppc-asm-full-reg-names \
; RUN: -mtriple=powerpc64-ibm-aix-xcoff< %s | FileCheck %s \
; RUN: --check-prefixes=AIX,P9-AIX,P9-AIX-64
; RUN: llc -mcpu=pwr9 -verify-machineinstrs -ppc-vsr-nums-as-vr -ppc-asm-full-reg-names \
; RUN: -mtriple=powerpc-ibm-aix-xcoff < %s | FileCheck %s \
; RUN: --check-prefixes=AIX,P9-AIX,P9-AIX-32
; RUN: llc -mcpu=pwr8 -verify-machineinstrs -ppc-vsr-nums-as-vr -ppc-asm-full-reg-names \
; RUN: -mtriple=powerpc64-ibm-aix-xcoff < %s | FileCheck %s \
; RUN: --check-prefixes=AIX,P8-AIX-64
; RUN: llc -mcpu=pwr8 -verify-machineinstrs -ppc-vsr-nums-as-vr -ppc-asm-full-reg-names \
; RUN: -mtriple=powerpc-ibm-aix-xcoff < %s | FileCheck %s \
; RUN: --check-prefixes=AIX,P8-AIX-32
; Function Attrs: norecurse nounwind readonly
define <4 x i32> @s2v_test1(ptr nocapture readonly %int32, <4 x i32> %vec) {
; P9LE-LABEL: s2v_test1:
; P9LE: # %bb.0: # %entry
; P9LE-NEXT: lwz r3, 0(r3)
; P9LE-NEXT: mtfprwz f0, r3
; P9LE-NEXT: xxinsertw v2, vs0, 12
; P9LE-NEXT: blr
;
; P9BE-LABEL: s2v_test1:
; P9BE: # %bb.0: # %entry
; P9BE-NEXT: lwz r3, 0(r3)
; P9BE-NEXT: mtfprwz f0, r3
; P9BE-NEXT: xxinsertw v2, vs0, 0
; P9BE-NEXT: blr
;
; P8LE-LABEL: s2v_test1:
; P8LE: # %bb.0: # %entry
; P8LE-NEXT: addis r4, r2, .LCPI0_0@toc@ha
; P8LE-NEXT: lxsiwzx v3, 0, r3
; P8LE-NEXT: addi r4, r4, .LCPI0_0@toc@l
; P8LE-NEXT: lxvd2x vs0, 0, r4
; P8LE-NEXT: xxswapd v4, vs0
; P8LE-NEXT: vperm v2, v2, v3, v4
; P8LE-NEXT: blr
;
; P8BE-LABEL: s2v_test1:
; P8BE: # %bb.0: # %entry
; P8BE-NEXT: addis r4, r2, .LCPI0_0@toc@ha
; P8BE-NEXT: lxsiwzx v4, 0, r3
; P8BE-NEXT: addi r4, r4, .LCPI0_0@toc@l
; P8BE-NEXT: lxvw4x v3, 0, r4
; P8BE-NEXT: vperm v2, v4, v2, v3
; P8BE-NEXT: blr
;
; P9-AIX-LABEL: s2v_test1:
; P9-AIX: # %bb.0: # %entry
; P9-AIX-NEXT: lwz r3, 0(r3)
; P9-AIX-NEXT: mtfprwz f0, r3
; P9-AIX-NEXT: xxinsertw v2, vs0, 0
; P9-AIX-NEXT: blr
;
; P8-AIX-64-LABEL: s2v_test1:
; P8-AIX-64: # %bb.0: # %entry
; P8-AIX-64-NEXT: ld r4, L..C0(r2) # %const.0
; P8-AIX-64-NEXT: lxsiwzx v3, 0, r3
; P8-AIX-64-NEXT: lxvw4x v4, 0, r4
; P8-AIX-64-NEXT: vperm v2, v3, v2, v4
; P8-AIX-64-NEXT: blr
;
; P8-AIX-32-LABEL: s2v_test1:
; P8-AIX-32: # %bb.0: # %entry
; P8-AIX-32-NEXT: lwz r3, 0(r3)
; P8-AIX-32-NEXT: lwz r4, L..C0(r2) # %const.0
; P8-AIX-32-NEXT: stw r3, -16(r1)
; P8-AIX-32-NEXT: addi r3, r1, -16
; P8-AIX-32-NEXT: lxvw4x v3, 0, r4
; P8-AIX-32-NEXT: lxvw4x v4, 0, r3
; P8-AIX-32-NEXT: vperm v2, v4, v2, v3
; P8-AIX-32-NEXT: blr
entry:
%0 = load i32, ptr %int32, align 4
%vecins = insertelement <4 x i32> %vec, i32 %0, i32 0
ret <4 x i32> %vecins
}
; Function Attrs: norecurse nounwind readonly
define <4 x i32> @s2v_test2(ptr nocapture readonly %int32, <4 x i32> %vec) {
; P9LE-LABEL: s2v_test2:
; P9LE: # %bb.0: # %entry
; P9LE-NEXT: lwz r3, 4(r3)
; P9LE-NEXT: mtfprwz f0, r3
; P9LE-NEXT: xxinsertw v2, vs0, 12
; P9LE-NEXT: blr
;
; P9BE-LABEL: s2v_test2:
; P9BE: # %bb.0: # %entry
; P9BE-NEXT: lwz r3, 4(r3)
; P9BE-NEXT: mtfprwz f0, r3
; P9BE-NEXT: xxinsertw v2, vs0, 0
; P9BE-NEXT: blr
;
; P8LE-LABEL: s2v_test2:
; P8LE: # %bb.0: # %entry
; P8LE-NEXT: addis r4, r2, .LCPI1_0@toc@ha
; P8LE-NEXT: addi r3, r3, 4
; P8LE-NEXT: addi r4, r4, .LCPI1_0@toc@l
; P8LE-NEXT: lxsiwzx v3, 0, r3
; P8LE-NEXT: lxvd2x vs0, 0, r4
; P8LE-NEXT: xxswapd v4, vs0
; P8LE-NEXT: vperm v2, v2, v3, v4
; P8LE-NEXT: blr
;
; P8BE-LABEL: s2v_test2:
; P8BE: # %bb.0: # %entry
; P8BE-NEXT: addis r4, r2, .LCPI1_0@toc@ha
; P8BE-NEXT: addi r3, r3, 4
; P8BE-NEXT: addi r4, r4, .LCPI1_0@toc@l
; P8BE-NEXT: lxsiwzx v4, 0, r3
; P8BE-NEXT: lxvw4x v3, 0, r4
; P8BE-NEXT: vperm v2, v4, v2, v3
; P8BE-NEXT: blr
;
; P9-AIX-LABEL: s2v_test2:
; P9-AIX: # %bb.0: # %entry
; P9-AIX-NEXT: lwz r3, 4(r3)
; P9-AIX-NEXT: mtfprwz f0, r3
; P9-AIX-NEXT: xxinsertw v2, vs0, 0
; P9-AIX-NEXT: blr
;
; P8-AIX-64-LABEL: s2v_test2:
; P8-AIX-64: # %bb.0: # %entry
; P8-AIX-64-NEXT: ld r4, L..C1(r2) # %const.0
; P8-AIX-64-NEXT: addi r3, r3, 4
; P8-AIX-64-NEXT: lxsiwzx v3, 0, r3
; P8-AIX-64-NEXT: lxvw4x v4, 0, r4
; P8-AIX-64-NEXT: vperm v2, v3, v2, v4
; P8-AIX-64-NEXT: blr
;
; P8-AIX-32-LABEL: s2v_test2:
; P8-AIX-32: # %bb.0: # %entry
; P8-AIX-32-NEXT: lwz r3, 4(r3)
; P8-AIX-32-NEXT: lwz r4, L..C1(r2) # %const.0
; P8-AIX-32-NEXT: stw r3, -16(r1)
; P8-AIX-32-NEXT: addi r3, r1, -16
; P8-AIX-32-NEXT: lxvw4x v3, 0, r4
; P8-AIX-32-NEXT: lxvw4x v4, 0, r3
; P8-AIX-32-NEXT: vperm v2, v4, v2, v3
; P8-AIX-32-NEXT: blr
entry:
%arrayidx = getelementptr inbounds i32, ptr %int32, i64 1
%0 = load i32, ptr %arrayidx, align 4
%vecins = insertelement <4 x i32> %vec, i32 %0, i32 0
ret <4 x i32> %vecins
}
; Function Attrs: norecurse nounwind readonly
define <4 x i32> @s2v_test3(ptr nocapture readonly %int32, <4 x i32> %vec, i32 signext %Idx) {
; P9LE-LABEL: s2v_test3:
; P9LE: # %bb.0: # %entry
; P9LE-NEXT: sldi r4, r7, 2
; P9LE-NEXT: lwzx r3, r3, r4
; P9LE-NEXT: mtfprwz f0, r3
; P9LE-NEXT: xxinsertw v2, vs0, 12
; P9LE-NEXT: blr
;
; P9BE-LABEL: s2v_test3:
; P9BE: # %bb.0: # %entry
; P9BE-NEXT: sldi r4, r7, 2
; P9BE-NEXT: lwzx r3, r3, r4
; P9BE-NEXT: mtfprwz f0, r3
; P9BE-NEXT: xxinsertw v2, vs0, 0
; P9BE-NEXT: blr
;
; P8LE-LABEL: s2v_test3:
; P8LE: # %bb.0: # %entry
; P8LE-NEXT: addis r4, r2, .LCPI2_0@toc@ha
; P8LE-NEXT: addi r4, r4, .LCPI2_0@toc@l
; P8LE-NEXT: lxvd2x vs0, 0, r4
; P8LE-NEXT: sldi r4, r7, 2
; P8LE-NEXT: lxsiwzx v3, r3, r4
; P8LE-NEXT: xxswapd v4, vs0
; P8LE-NEXT: vperm v2, v2, v3, v4
; P8LE-NEXT: blr
;
; P8BE-LABEL: s2v_test3:
; P8BE: # %bb.0: # %entry
; P8BE-NEXT: addis r4, r2, .LCPI2_0@toc@ha
; P8BE-NEXT: sldi r5, r7, 2
; P8BE-NEXT: addi r4, r4, .LCPI2_0@toc@l
; P8BE-NEXT: lxsiwzx v3, r3, r5
; P8BE-NEXT: lxvw4x v4, 0, r4
; P8BE-NEXT: vperm v2, v3, v2, v4
; P8BE-NEXT: blr
;
; P9-AIX-64-LABEL: s2v_test3:
; P9-AIX-64: # %bb.0: # %entry
; P9-AIX-64-NEXT: sldi r4, r4, 2
; P9-AIX-64-NEXT: lwzx r3, r3, r4
; P9-AIX-64-NEXT: mtfprwz f0, r3
; P9-AIX-64-NEXT: xxinsertw v2, vs0, 0
; P9-AIX-64-NEXT: blr
;
; P9-AIX-32-LABEL: s2v_test3:
; P9-AIX-32: # %bb.0: # %entry
; P9-AIX-32-NEXT: slwi r4, r4, 2
; P9-AIX-32-NEXT: lwzx r3, r3, r4
; P9-AIX-32-NEXT: mtfprwz f0, r3
; P9-AIX-32-NEXT: xxinsertw v2, vs0, 0
; P9-AIX-32-NEXT: blr
;
; P8-AIX-64-LABEL: s2v_test3:
; P8-AIX-64: # %bb.0: # %entry
; P8-AIX-64-NEXT: ld r5, L..C2(r2) # %const.0
; P8-AIX-64-NEXT: sldi r4, r4, 2
; P8-AIX-64-NEXT: lxsiwzx v3, r3, r4
; P8-AIX-64-NEXT: lxvw4x v4, 0, r5
; P8-AIX-64-NEXT: vperm v2, v3, v2, v4
; P8-AIX-64-NEXT: blr
;
; P8-AIX-32-LABEL: s2v_test3:
; P8-AIX-32: # %bb.0: # %entry
; P8-AIX-32-NEXT: slwi r4, r4, 2
; P8-AIX-32-NEXT: lwzx r3, r3, r4
; P8-AIX-32-NEXT: lwz r4, L..C2(r2) # %const.0
; P8-AIX-32-NEXT: stw r3, -16(r1)
; P8-AIX-32-NEXT: addi r3, r1, -16
; P8-AIX-32-NEXT: lxvw4x v3, 0, r4
; P8-AIX-32-NEXT: lxvw4x v4, 0, r3
; P8-AIX-32-NEXT: vperm v2, v4, v2, v3
; P8-AIX-32-NEXT: blr
entry:
%idxprom = sext i32 %Idx to i64
%arrayidx = getelementptr inbounds i32, ptr %int32, i64 %idxprom
%0 = load i32, ptr %arrayidx, align 4
%vecins = insertelement <4 x i32> %vec, i32 %0, i32 0
ret <4 x i32> %vecins
}
; Function Attrs: norecurse nounwind readonly
define <4 x i32> @s2v_test4(ptr nocapture readonly %int32, <4 x i32> %vec) {
; P9LE-LABEL: s2v_test4:
; P9LE: # %bb.0: # %entry
; P9LE-NEXT: lwz r3, 4(r3)
; P9LE-NEXT: mtfprwz f0, r3
; P9LE-NEXT: xxinsertw v2, vs0, 12
; P9LE-NEXT: blr
;
; P9BE-LABEL: s2v_test4:
; P9BE: # %bb.0: # %entry
; P9BE-NEXT: lwz r3, 4(r3)
; P9BE-NEXT: mtfprwz f0, r3
; P9BE-NEXT: xxinsertw v2, vs0, 0
; P9BE-NEXT: blr
;
; P8LE-LABEL: s2v_test4:
; P8LE: # %bb.0: # %entry
; P8LE-NEXT: addis r4, r2, .LCPI3_0@toc@ha
; P8LE-NEXT: addi r3, r3, 4
; P8LE-NEXT: addi r4, r4, .LCPI3_0@toc@l
; P8LE-NEXT: lxsiwzx v3, 0, r3
; P8LE-NEXT: lxvd2x vs0, 0, r4
; P8LE-NEXT: xxswapd v4, vs0
; P8LE-NEXT: vperm v2, v2, v3, v4
; P8LE-NEXT: blr
;
; P8BE-LABEL: s2v_test4:
; P8BE: # %bb.0: # %entry
; P8BE-NEXT: addis r4, r2, .LCPI3_0@toc@ha
; P8BE-NEXT: addi r3, r3, 4
; P8BE-NEXT: addi r4, r4, .LCPI3_0@toc@l
; P8BE-NEXT: lxsiwzx v4, 0, r3
; P8BE-NEXT: lxvw4x v3, 0, r4
; P8BE-NEXT: vperm v2, v4, v2, v3
; P8BE-NEXT: blr
;
; P9-AIX-LABEL: s2v_test4:
; P9-AIX: # %bb.0: # %entry
; P9-AIX-NEXT: lwz r3, 4(r3)
; P9-AIX-NEXT: mtfprwz f0, r3
; P9-AIX-NEXT: xxinsertw v2, vs0, 0
; P9-AIX-NEXT: blr
;
; P8-AIX-64-LABEL: s2v_test4:
; P8-AIX-64: # %bb.0: # %entry
; P8-AIX-64-NEXT: ld r4, L..C3(r2) # %const.0
; P8-AIX-64-NEXT: addi r3, r3, 4
; P8-AIX-64-NEXT: lxsiwzx v3, 0, r3
; P8-AIX-64-NEXT: lxvw4x v4, 0, r4
; P8-AIX-64-NEXT: vperm v2, v3, v2, v4
; P8-AIX-64-NEXT: blr
;
; P8-AIX-32-LABEL: s2v_test4:
; P8-AIX-32: # %bb.0: # %entry
; P8-AIX-32-NEXT: lwz r3, 4(r3)
; P8-AIX-32-NEXT: lwz r4, L..C3(r2) # %const.0
; P8-AIX-32-NEXT: stw r3, -16(r1)
; P8-AIX-32-NEXT: addi r3, r1, -16
; P8-AIX-32-NEXT: lxvw4x v3, 0, r4
; P8-AIX-32-NEXT: lxvw4x v4, 0, r3
; P8-AIX-32-NEXT: vperm v2, v4, v2, v3
; P8-AIX-32-NEXT: blr
entry:
%arrayidx = getelementptr inbounds i32, ptr %int32, i64 1
%0 = load i32, ptr %arrayidx, align 4
%vecins = insertelement <4 x i32> %vec, i32 %0, i32 0
ret <4 x i32> %vecins
}
; Function Attrs: norecurse nounwind readonly
define <4 x i32> @s2v_test5(<4 x i32> %vec, ptr nocapture readonly %ptr1) {
; P9LE-LABEL: s2v_test5:
; P9LE: # %bb.0: # %entry
; P9LE-NEXT: lwz r3, 0(r5)
; P9LE-NEXT: mtfprwz f0, r3
; P9LE-NEXT: xxinsertw v2, vs0, 12
; P9LE-NEXT: blr
;
; P9BE-LABEL: s2v_test5:
; P9BE: # %bb.0: # %entry
; P9BE-NEXT: lwz r3, 0(r5)
; P9BE-NEXT: mtfprwz f0, r3
; P9BE-NEXT: xxinsertw v2, vs0, 0
; P9BE-NEXT: blr
;
; P8LE-LABEL: s2v_test5:
; P8LE: # %bb.0: # %entry
; P8LE-NEXT: addis r3, r2, .LCPI4_0@toc@ha
; P8LE-NEXT: lxsiwzx v3, 0, r5
; P8LE-NEXT: addi r3, r3, .LCPI4_0@toc@l
; P8LE-NEXT: lxvd2x vs0, 0, r3
; P8LE-NEXT: xxswapd v4, vs0
; P8LE-NEXT: vperm v2, v2, v3, v4
; P8LE-NEXT: blr
;
; P8BE-LABEL: s2v_test5:
; P8BE: # %bb.0: # %entry
; P8BE-NEXT: addis r3, r2, .LCPI4_0@toc@ha
; P8BE-NEXT: lxsiwzx v4, 0, r5
; P8BE-NEXT: addi r3, r3, .LCPI4_0@toc@l
; P8BE-NEXT: lxvw4x v3, 0, r3
; P8BE-NEXT: vperm v2, v4, v2, v3
; P8BE-NEXT: blr
;
; P9-AIX-LABEL: s2v_test5:
; P9-AIX: # %bb.0: # %entry
; P9-AIX-NEXT: lwz r3, 0(r3)
; P9-AIX-NEXT: mtfprwz f0, r3
; P9-AIX-NEXT: xxinsertw v2, vs0, 0
; P9-AIX-NEXT: blr
;
; P8-AIX-64-LABEL: s2v_test5:
; P8-AIX-64: # %bb.0: # %entry
; P8-AIX-64-NEXT: ld r4, L..C4(r2) # %const.0
; P8-AIX-64-NEXT: lxsiwzx v3, 0, r3
; P8-AIX-64-NEXT: lxvw4x v4, 0, r4
; P8-AIX-64-NEXT: vperm v2, v3, v2, v4
; P8-AIX-64-NEXT: blr
;
; P8-AIX-32-LABEL: s2v_test5:
; P8-AIX-32: # %bb.0: # %entry
; P8-AIX-32-NEXT: lwz r3, 0(r3)
; P8-AIX-32-NEXT: lwz r4, L..C4(r2) # %const.0
; P8-AIX-32-NEXT: stw r3, -16(r1)
; P8-AIX-32-NEXT: addi r3, r1, -16
; P8-AIX-32-NEXT: lxvw4x v3, 0, r4
; P8-AIX-32-NEXT: lxvw4x v4, 0, r3
; P8-AIX-32-NEXT: vperm v2, v4, v2, v3
; P8-AIX-32-NEXT: blr
entry:
%0 = load i32, ptr %ptr1, align 4
%vecins = insertelement <4 x i32> %vec, i32 %0, i32 0
ret <4 x i32> %vecins
}
; Function Attrs: norecurse nounwind readonly
define <4 x float> @s2v_test_f1(ptr nocapture readonly %f64, <4 x float> %vec) {
; P9LE-LABEL: s2v_test_f1:
; P9LE: # %bb.0: # %entry
; P9LE-NEXT: lwz r3, 0(r3)
; P9LE-NEXT: mtfprwz f0, r3
; P9LE-NEXT: xxinsertw v2, vs0, 12
; P9LE-NEXT: blr
;
; P9BE-LABEL: s2v_test_f1:
; P9BE: # %bb.0: # %entry
; P9BE-NEXT: lwz r3, 0(r3)
; P9BE-NEXT: mtfprwz f0, r3
; P9BE-NEXT: xxinsertw v2, vs0, 0
; P9BE-NEXT: blr
;
; P8LE-LABEL: s2v_test_f1:
; P8LE: # %bb.0: # %entry
; P8LE-NEXT: addis r4, r2, .LCPI5_0@toc@ha
; P8LE-NEXT: lxsiwzx v3, 0, r3
; P8LE-NEXT: addi r4, r4, .LCPI5_0@toc@l
; P8LE-NEXT: lxvd2x vs0, 0, r4
; P8LE-NEXT: xxswapd v4, vs0
; P8LE-NEXT: vperm v2, v2, v3, v4
; P8LE-NEXT: blr
;
; P8BE-LABEL: s2v_test_f1:
; P8BE: # %bb.0: # %entry
; P8BE-NEXT: addis r4, r2, .LCPI5_0@toc@ha
; P8BE-NEXT: lxsiwzx v4, 0, r3
; P8BE-NEXT: addi r4, r4, .LCPI5_0@toc@l
; P8BE-NEXT: lxvw4x v3, 0, r4
; P8BE-NEXT: vperm v2, v4, v2, v3
; P8BE-NEXT: blr
;
; P9-AIX-LABEL: s2v_test_f1:
; P9-AIX: # %bb.0: # %entry
; P9-AIX-NEXT: lwz r3, 0(r3)
; P9-AIX-NEXT: mtfprwz f0, r3
; P9-AIX-NEXT: xxinsertw v2, vs0, 0
; P9-AIX-NEXT: blr
;
; P8-AIX-64-LABEL: s2v_test_f1:
; P8-AIX-64: # %bb.0: # %entry
; P8-AIX-64-NEXT: ld r4, L..C5(r2) # %const.0
; P8-AIX-64-NEXT: lxsiwzx v3, 0, r3
; P8-AIX-64-NEXT: lxvw4x v4, 0, r4
; P8-AIX-64-NEXT: vperm v2, v3, v2, v4
; P8-AIX-64-NEXT: blr
;
; P8-AIX-32-LABEL: s2v_test_f1:
; P8-AIX-32: # %bb.0: # %entry
; P8-AIX-32-NEXT: lwz r4, L..C5(r2) # %const.0
; P8-AIX-32-NEXT: lxsiwzx v3, 0, r3
; P8-AIX-32-NEXT: lxvw4x v4, 0, r4
; P8-AIX-32-NEXT: vperm v2, v3, v2, v4
; P8-AIX-32-NEXT: blr
entry:
%0 = load float, ptr %f64, align 4
%vecins = insertelement <4 x float> %vec, float %0, i32 0
ret <4 x float> %vecins
}
; Function Attrs: norecurse nounwind readonly
define <2 x float> @s2v_test_f2(ptr nocapture readonly %f64, <2 x float> %vec) {
; P9LE-LABEL: s2v_test_f2:
; P9LE: # %bb.0: # %entry
; P9LE-NEXT: addi r3, r3, 4
; P9LE-NEXT: xxmrglw vs1, v2, v2
; P9LE-NEXT: lfiwzx f0, 0, r3
; P9LE-NEXT: xxmrghw v2, vs1, vs0
; P9LE-NEXT: blr
;
; P9BE-LABEL: s2v_test_f2:
; P9BE: # %bb.0: # %entry
; P9BE-NEXT: addi r3, r3, 4
; P9BE-NEXT: lxsiwzx v3, 0, r3
; P9BE-NEXT: vmrgow v2, v3, v2
; P9BE-NEXT: blr
;
; P8LE-LABEL: s2v_test_f2:
; P8LE: # %bb.0: # %entry
; P8LE-NEXT: addi r3, r3, 4
; P8LE-NEXT: xxmrglw vs1, v2, v2
; P8LE-NEXT: lfiwzx f0, 0, r3
; P8LE-NEXT: xxmrghw v2, vs1, vs0
; P8LE-NEXT: blr
;
; P8BE-LABEL: s2v_test_f2:
; P8BE: # %bb.0: # %entry
; P8BE-NEXT: addi r3, r3, 4
; P8BE-NEXT: lxsiwzx v3, 0, r3
; P8BE-NEXT: vmrgow v2, v3, v2
; P8BE-NEXT: blr
;
; AIX-LABEL: s2v_test_f2:
; AIX: # %bb.0: # %entry
; AIX-NEXT: addi r3, r3, 4
; AIX-NEXT: lxsiwzx v3, 0, r3
; AIX-NEXT: vmrgow v2, v3, v2
; AIX-NEXT: blr
entry:
%arrayidx = getelementptr inbounds float, ptr %f64, i64 1
%0 = load float, ptr %arrayidx, align 8
%vecins = insertelement <2 x float> %vec, float %0, i32 0
ret <2 x float> %vecins
}
; Function Attrs: norecurse nounwind readonly
define <2 x float> @s2v_test_f3(ptr nocapture readonly %f64, <2 x float> %vec, i32 signext %Idx) {
; P9LE-LABEL: s2v_test_f3:
; P9LE: # %bb.0: # %entry
; P9LE-NEXT: sldi r4, r7, 2
; P9LE-NEXT: xxmrglw vs1, v2, v2
; P9LE-NEXT: lfiwzx f0, r3, r4
; P9LE-NEXT: xxmrghw v2, vs1, vs0
; P9LE-NEXT: blr
;
; P9BE-LABEL: s2v_test_f3:
; P9BE: # %bb.0: # %entry
; P9BE-NEXT: sldi r4, r7, 2
; P9BE-NEXT: lxsiwzx v3, r3, r4
; P9BE-NEXT: vmrgow v2, v3, v2
; P9BE-NEXT: blr
;
; P8LE-LABEL: s2v_test_f3:
; P8LE: # %bb.0: # %entry
; P8LE-NEXT: sldi r4, r7, 2
; P8LE-NEXT: xxmrglw vs1, v2, v2
; P8LE-NEXT: lfiwzx f0, r3, r4
; P8LE-NEXT: xxmrghw v2, vs1, vs0
; P8LE-NEXT: blr
;
; P8BE-LABEL: s2v_test_f3:
; P8BE: # %bb.0: # %entry
; P8BE-NEXT: sldi r4, r7, 2
; P8BE-NEXT: lxsiwzx v3, r3, r4
; P8BE-NEXT: vmrgow v2, v3, v2
; P8BE-NEXT: blr
;
; P9-AIX-64-LABEL: s2v_test_f3:
; P9-AIX-64: # %bb.0: # %entry
; P9-AIX-64-NEXT: sldi r4, r4, 2
; P9-AIX-64-NEXT: lxsiwzx v3, r3, r4
; P9-AIX-64-NEXT: vmrgow v2, v3, v2
; P9-AIX-64-NEXT: blr
;
; P9-AIX-32-LABEL: s2v_test_f3:
; P9-AIX-32: # %bb.0: # %entry
; P9-AIX-32-NEXT: slwi r4, r4, 2
; P9-AIX-32-NEXT: lxsiwzx v3, r3, r4
; P9-AIX-32-NEXT: vmrgow v2, v3, v2
; P9-AIX-32-NEXT: blr
;
; P8-AIX-64-LABEL: s2v_test_f3:
; P8-AIX-64: # %bb.0: # %entry
; P8-AIX-64-NEXT: sldi r4, r4, 2
; P8-AIX-64-NEXT: lxsiwzx v3, r3, r4
; P8-AIX-64-NEXT: vmrgow v2, v3, v2
; P8-AIX-64-NEXT: blr
;
; P8-AIX-32-LABEL: s2v_test_f3:
; P8-AIX-32: # %bb.0: # %entry
; P8-AIX-32-NEXT: slwi r4, r4, 2
; P8-AIX-32-NEXT: lxsiwzx v3, r3, r4
; P8-AIX-32-NEXT: vmrgow v2, v3, v2
; P8-AIX-32-NEXT: blr
entry:
%idxprom = sext i32 %Idx to i64
%arrayidx = getelementptr inbounds float, ptr %f64, i64 %idxprom
%0 = load float, ptr %arrayidx, align 8
%vecins = insertelement <2 x float> %vec, float %0, i32 0
ret <2 x float> %vecins
}
; Function Attrs: norecurse nounwind readonly
define <2 x float> @s2v_test_f4(ptr nocapture readonly %f64, <2 x float> %vec) {
; P9LE-LABEL: s2v_test_f4:
; P9LE: # %bb.0: # %entry
; P9LE-NEXT: addi r3, r3, 4
; P9LE-NEXT: xxmrglw vs1, v2, v2
; P9LE-NEXT: lfiwzx f0, 0, r3
; P9LE-NEXT: xxmrghw v2, vs1, vs0
; P9LE-NEXT: blr
;
; P9BE-LABEL: s2v_test_f4:
; P9BE: # %bb.0: # %entry
; P9BE-NEXT: addi r3, r3, 4
; P9BE-NEXT: lxsiwzx v3, 0, r3
; P9BE-NEXT: vmrgow v2, v3, v2
; P9BE-NEXT: blr
;
; P8LE-LABEL: s2v_test_f4:
; P8LE: # %bb.0: # %entry
; P8LE-NEXT: addi r3, r3, 4
; P8LE-NEXT: xxmrglw vs1, v2, v2
; P8LE-NEXT: lfiwzx f0, 0, r3
; P8LE-NEXT: xxmrghw v2, vs1, vs0
; P8LE-NEXT: blr
;
; P8BE-LABEL: s2v_test_f4:
; P8BE: # %bb.0: # %entry
; P8BE-NEXT: addi r3, r3, 4
; P8BE-NEXT: lxsiwzx v3, 0, r3
; P8BE-NEXT: vmrgow v2, v3, v2
; P8BE-NEXT: blr
;
; AIX-LABEL: s2v_test_f4:
; AIX: # %bb.0: # %entry
; AIX-NEXT: addi r3, r3, 4
; AIX-NEXT: lxsiwzx v3, 0, r3
; AIX-NEXT: vmrgow v2, v3, v2
; AIX-NEXT: blr
entry:
%arrayidx = getelementptr inbounds float, ptr %f64, i64 1
%0 = load float, ptr %arrayidx, align 8
%vecins = insertelement <2 x float> %vec, float %0, i32 0
ret <2 x float> %vecins
}
; Function Attrs: norecurse nounwind readonly
define <2 x float> @s2v_test_f5(<2 x float> %vec, ptr nocapture readonly %ptr1) {
; P9LE-LABEL: s2v_test_f5:
; P9LE: # %bb.0: # %entry
; P9LE-NEXT: lfiwzx f0, 0, r5
; P9LE-NEXT: xxmrglw vs1, v2, v2
; P9LE-NEXT: xxmrghw v2, vs1, vs0
; P9LE-NEXT: blr
;
; P9BE-LABEL: s2v_test_f5:
; P9BE: # %bb.0: # %entry
; P9BE-NEXT: lxsiwzx v3, 0, r5
; P9BE-NEXT: vmrgow v2, v3, v2
; P9BE-NEXT: blr
;
; P8LE-LABEL: s2v_test_f5:
; P8LE: # %bb.0: # %entry
; P8LE-NEXT: lfiwzx f0, 0, r5
; P8LE-NEXT: xxmrglw vs1, v2, v2
; P8LE-NEXT: xxmrghw v2, vs1, vs0
; P8LE-NEXT: blr
;
; P8BE-LABEL: s2v_test_f5:
; P8BE: # %bb.0: # %entry
; P8BE-NEXT: lxsiwzx v3, 0, r5
; P8BE-NEXT: vmrgow v2, v3, v2
; P8BE-NEXT: blr
;
; AIX-LABEL: s2v_test_f5:
; AIX: # %bb.0: # %entry
; AIX-NEXT: lxsiwzx v3, 0, r3
; AIX-NEXT: vmrgow v2, v3, v2
; AIX-NEXT: blr
entry:
%0 = load float, ptr %ptr1, align 8
%vecins = insertelement <2 x float> %vec, float %0, i32 0
ret <2 x float> %vecins
}