
Implements https://github.com/llvm/wg-hlsl/blob/main/proposals/0026-symbol-visibility.md. The change is to stop using the `hlsl.export` attribute. Instead, symbols with "program linkage" in HLSL will have export linkage with default visibility, and symbols with "external linkage" in HLSL will have export linkage with hidden visibility.
182 lines
9.3 KiB
HLSL
182 lines
9.3 KiB
HLSL
// RUN: %clang_cc1 -finclude-default-header -triple dxil-pc-shadermodel6.3-library %s \
|
|
// RUN: -fnative-half-type -emit-llvm -disable-llvm-passes -o - | \
|
|
// RUN: FileCheck %s --check-prefixes=CHECK,NATIVE_HALF
|
|
// RUN: %clang_cc1 -finclude-default-header -triple dxil-pc-shadermodel6.3-library %s \
|
|
// RUN: -emit-llvm -disable-llvm-passes -o - | \
|
|
// RUN: FileCheck %s --check-prefixes=CHECK,NO_HALF
|
|
|
|
using hlsl::abs;
|
|
|
|
#ifdef __HLSL_ENABLE_16_BIT
|
|
// NATIVE_HALF-LABEL: define hidden noundef i16 @_Z16test_abs_int16_t
|
|
// NATIVE_HALF: call i16 @llvm.abs.i16(
|
|
int16_t test_abs_int16_t(int16_t p0) { return abs(p0); }
|
|
// NATIVE_HALF-LABEL: define hidden noundef <2 x i16> @_Z17test_abs_int16_t2
|
|
// NATIVE_HALF: call <2 x i16> @llvm.abs.v2i16(
|
|
int16_t2 test_abs_int16_t2(int16_t2 p0) { return abs(p0); }
|
|
// NATIVE_HALF-LABEL: define hidden noundef <3 x i16> @_Z17test_abs_int16_t3
|
|
// NATIVE_HALF: call <3 x i16> @llvm.abs.v3i16(
|
|
int16_t3 test_abs_int16_t3(int16_t3 p0) { return abs(p0); }
|
|
// NATIVE_HALF-LABEL: define hidden noundef <4 x i16> @_Z17test_abs_int16_t4
|
|
// NATIVE_HALF: call <4 x i16> @llvm.abs.v4i16(
|
|
int16_t4 test_abs_int16_t4(int16_t4 p0) { return abs(p0); }
|
|
|
|
// NATIVE_HALF-LABEL: define {{.*}}hlsl3abs{{.*}}(i16
|
|
// NATIVE_HALF: [[Alloca:%.*]] = alloca i16
|
|
// NATIVE_HALF-NEXT: store i16 {{%.*}}, ptr [[Alloca]]
|
|
// NATIVE_HALF-NEXT: [[Val:%.*]] = load i16, ptr [[Alloca]]
|
|
// NATIVE_HALF-NEXT: ret i16 [[Val]]
|
|
uint16_t test_abs_uint64_t(uint16_t p0) { return abs(p0); }
|
|
|
|
// NATIVE_HALF-LABEL: define {{.*}}hlsl3abs{{.*}}(<2 x i16
|
|
// NATIVE_HALF: [[Alloca:%.*]] = alloca <2 x i16>
|
|
// NATIVE_HALF-NEXT: store <2 x i16> {{%.*}}, ptr [[Alloca]]
|
|
// NATIVE_HALF-NEXT: [[Val:%.*]] = load <2 x i16>, ptr [[Alloca]]
|
|
// NATIVE_HALF-NEXT: ret <2 x i16> [[Val]]
|
|
uint16_t2 test_abs_uint64_t2(uint16_t2 p0) { return abs(p0); }
|
|
|
|
// NATIVE_HALF-LABEL: define {{.*}}hlsl3abs{{.*}}(<3 x i16
|
|
// NATIVE_HALF: [[Alloca:%.*]] = alloca <3 x i16>
|
|
// NATIVE_HALF-NEXT: store <3 x i16> {{%.*}}, ptr [[Alloca]]
|
|
// NATIVE_HALF-NEXT: [[Val:%.*]] = load <3 x i16>, ptr [[Alloca]]
|
|
// NATIVE_HALF-NEXT: ret <3 x i16> [[Val]]
|
|
uint16_t3 test_abs_uint64_t3(uint16_t3 p0) { return abs(p0); }
|
|
|
|
// NATIVE_HALF-LABEL: define {{.*}}hlsl3abs{{.*}}(<4 x i16
|
|
// NATIVE_HALF: [[Alloca:%.*]] = alloca <4 x i16>
|
|
// NATIVE_HALF-NEXT: store <4 x i16> {{%.*}}, ptr [[Alloca]]
|
|
// NATIVE_HALF-NEXT: [[Val:%.*]] = load <4 x i16>, ptr [[Alloca]]
|
|
// NATIVE_HALF-NEXT: ret <4 x i16> [[Val]]
|
|
uint16_t4 test_abs_uint64_t4(uint16_t4 p0) { return abs(p0); }
|
|
#endif // __HLSL_ENABLE_16_BIT
|
|
|
|
// NATIVE_HALF-LABEL: define hidden noundef nofpclass(nan inf) half @_Z13test_abs_half
|
|
// NATIVE_HALF: call reassoc nnan ninf nsz arcp afn half @llvm.fabs.f16(
|
|
// NO_HALF-LABEL: define hidden noundef nofpclass(nan inf) float @_Z13test_abs_half
|
|
// NO_HALF: call reassoc nnan ninf nsz arcp afn float @llvm.fabs.f32(float %0)
|
|
half test_abs_half(half p0) { return abs(p0); }
|
|
// NATIVE_HALF-LABEL: define hidden noundef nofpclass(nan inf) <2 x half> @_Z14test_abs_half2
|
|
// NATIVE_HALF: call reassoc nnan ninf nsz arcp afn <2 x half> @llvm.fabs.v2f16(
|
|
// NO_HALF-LABEL: define hidden noundef nofpclass(nan inf) <2 x float> @_Z14test_abs_half2
|
|
// NO_HALF: call reassoc nnan ninf nsz arcp afn <2 x float> @llvm.fabs.v2f32(
|
|
half2 test_abs_half2(half2 p0) { return abs(p0); }
|
|
// NATIVE_HALF-LABEL: define hidden noundef nofpclass(nan inf) <3 x half> @_Z14test_abs_half3
|
|
// NATIVE_HALF: call reassoc nnan ninf nsz arcp afn <3 x half> @llvm.fabs.v3f16(
|
|
// NO_HALF-LABEL: define hidden noundef nofpclass(nan inf) <3 x float> @_Z14test_abs_half3
|
|
// NO_HALF: call reassoc nnan ninf nsz arcp afn <3 x float> @llvm.fabs.v3f32(
|
|
half3 test_abs_half3(half3 p0) { return abs(p0); }
|
|
// NATIVE_HALF-LABEL: define hidden noundef nofpclass(nan inf) <4 x half> @_Z14test_abs_half4
|
|
// NATIVE_HALF: call reassoc nnan ninf nsz arcp afn <4 x half> @llvm.fabs.v4f16(
|
|
// NO_HALF-LABEL: define hidden noundef nofpclass(nan inf) <4 x float> @_Z14test_abs_half4
|
|
// NO_HALF: call reassoc nnan ninf nsz arcp afn <4 x float> @llvm.fabs.v4f32(
|
|
half4 test_abs_half4(half4 p0) { return abs(p0); }
|
|
|
|
// CHECK-LABEL: define hidden noundef i32 @_Z12test_abs_int
|
|
// CHECK: call i32 @llvm.abs.i32(
|
|
int test_abs_int(int p0) { return abs(p0); }
|
|
// CHECK-LABEL: define hidden noundef <2 x i32> @_Z13test_abs_int2
|
|
// CHECK: call <2 x i32> @llvm.abs.v2i32(
|
|
int2 test_abs_int2(int2 p0) { return abs(p0); }
|
|
// CHECK-LABEL: define hidden noundef <3 x i32> @_Z13test_abs_int3
|
|
// CHECK: call <3 x i32> @llvm.abs.v3i32(
|
|
int3 test_abs_int3(int3 p0) { return abs(p0); }
|
|
// CHECK-LABEL: define hidden noundef <4 x i32> @_Z13test_abs_int4
|
|
// CHECK: call <4 x i32> @llvm.abs.v4i32(
|
|
int4 test_abs_int4(int4 p0) { return abs(p0); }
|
|
|
|
// CHECK-LABEL: define hidden noundef nofpclass(nan inf) float @_Z14test_abs_float
|
|
// CHECK: call reassoc nnan ninf nsz arcp afn float @llvm.fabs.f32(
|
|
float test_abs_float(float p0) { return abs(p0); }
|
|
// CHECK-LABEL: define hidden noundef nofpclass(nan inf) <2 x float> @_Z15test_abs_float2
|
|
// CHECK: call reassoc nnan ninf nsz arcp afn <2 x float> @llvm.fabs.v2f32(
|
|
float2 test_abs_float2(float2 p0) { return abs(p0); }
|
|
// CHECK-LABEL: define hidden noundef nofpclass(nan inf) <3 x float> @_Z15test_abs_float3
|
|
// CHECK: call reassoc nnan ninf nsz arcp afn <3 x float> @llvm.fabs.v3f32(
|
|
float3 test_abs_float3(float3 p0) { return abs(p0); }
|
|
// CHECK-LABEL: define hidden noundef nofpclass(nan inf) <4 x float> @_Z15test_abs_float4
|
|
// CHECK: call reassoc nnan ninf nsz arcp afn <4 x float> @llvm.fabs.v4f32(
|
|
float4 test_abs_float4(float4 p0) { return abs(p0); }
|
|
|
|
// CHECK-LABEL: define hidden noundef i64 @_Z16test_abs_int64_t
|
|
// CHECK: call i64 @llvm.abs.i64(
|
|
int64_t test_abs_int64_t(int64_t p0) { return abs(p0); }
|
|
// CHECK-LABEL: define hidden noundef <2 x i64> @_Z17test_abs_int64_t2
|
|
// CHECK: call <2 x i64> @llvm.abs.v2i64(
|
|
int64_t2 test_abs_int64_t2(int64_t2 p0) { return abs(p0); }
|
|
// CHECK-LABEL: define hidden noundef <3 x i64> @_Z17test_abs_int64_t3
|
|
// CHECK: call <3 x i64> @llvm.abs.v3i64(
|
|
int64_t3 test_abs_int64_t3(int64_t3 p0) { return abs(p0); }
|
|
// CHECK-LABEL: define hidden noundef <4 x i64> @_Z17test_abs_int64_t4
|
|
// CHECK: call <4 x i64> @llvm.abs.v4i64(
|
|
int64_t4 test_abs_int64_t4(int64_t4 p0) { return abs(p0); }
|
|
|
|
// CHECK-LABEL: define hidden noundef nofpclass(nan inf) double @_Z15test_abs_double
|
|
// CHECK: call reassoc nnan ninf nsz arcp afn double @llvm.fabs.f64(
|
|
double test_abs_double(double p0) { return abs(p0); }
|
|
// CHECK-LABEL: define hidden noundef nofpclass(nan inf) <2 x double> @_Z16test_abs_double2
|
|
// CHECK: call reassoc nnan ninf nsz arcp afn <2 x double> @llvm.fabs.v2f64(
|
|
double2 test_abs_double2(double2 p0) { return abs(p0); }
|
|
// CHECK-LABEL: define hidden noundef nofpclass(nan inf) <3 x double> @_Z16test_abs_double3
|
|
// CHECK: call reassoc nnan ninf nsz arcp afn <3 x double> @llvm.fabs.v3f64(
|
|
double3 test_abs_double3(double3 p0) { return abs(p0); }
|
|
// CHECK-LABEL: define hidden noundef nofpclass(nan inf) <4 x double> @_Z16test_abs_double4
|
|
// CHECK: call reassoc nnan ninf nsz arcp afn <4 x double> @llvm.fabs.v4f64(
|
|
double4 test_abs_double4(double4 p0) { return abs(p0); }
|
|
|
|
|
|
// CHECK-LABEL: define {{.*}}hlsl3abs{{.*}}(i32
|
|
// CHECK: [[Alloca:%.*]] = alloca i32
|
|
// CHECK-NEXT: store i32 {{%.*}}, ptr [[Alloca]]
|
|
// CHECK-NEXT: [[Val:%.*]] = load i32, ptr [[Alloca]]
|
|
// CHECK-NEXT: ret i32 [[Val]]
|
|
uint test_abs_uint(uint p0) { return abs(p0); }
|
|
|
|
// CHECK-LABEL: define {{.*}}hlsl3abs{{.*}}(<2 x i32
|
|
// CHECK: [[Alloca:%.*]] = alloca <2 x i32>
|
|
// CHECK-NEXT: store <2 x i32> {{%.*}}, ptr [[Alloca]]
|
|
// CHECK-NEXT: [[Val:%.*]] = load <2 x i32>, ptr [[Alloca]]
|
|
// CHECK-NEXT: ret <2 x i32> [[Val]]
|
|
uint2 test_abs_uint2(uint2 p0) { return abs(p0); }
|
|
|
|
// CHECK-LABEL: define {{.*}}hlsl3abs{{.*}}(<3 x i32
|
|
// CHECK: [[Alloca:%.*]] = alloca <3 x i32>
|
|
// CHECK-NEXT: store <3 x i32> {{%.*}}, ptr [[Alloca]]
|
|
// CHECK-NEXT: [[Val:%.*]] = load <3 x i32>, ptr [[Alloca]]
|
|
// CHECK-NEXT: ret <3 x i32> [[Val]]
|
|
uint3 test_abs_uint3(uint3 p0) { return abs(p0); }
|
|
|
|
// CHECK-LABEL: define {{.*}}hlsl3abs{{.*}}(<4 x i32
|
|
// CHECK: [[Alloca:%.*]] = alloca <4 x i32>
|
|
// CHECK-NEXT: store <4 x i32> {{%.*}}, ptr [[Alloca]]
|
|
// CHECK-NEXT: [[Val:%.*]] = load <4 x i32>, ptr [[Alloca]]
|
|
// CHECK-NEXT: ret <4 x i32> [[Val]]
|
|
uint4 test_abs_uint4(uint4 p0) { return abs(p0); }
|
|
|
|
// CHECK-LABEL: define {{.*}}hlsl3abs{{.*}}(i64
|
|
// CHECK: [[Alloca:%.*]] = alloca i64
|
|
// CHECK-NEXT: store i64 {{%.*}}, ptr [[Alloca]]
|
|
// CHECK-NEXT: [[Val:%.*]] = load i64, ptr [[Alloca]]
|
|
// CHECK-NEXT: ret i64 [[Val]]
|
|
uint64_t test_abs_uint64_t(uint64_t p0) { return abs(p0); }
|
|
|
|
// CHECK-LABEL: define {{.*}}hlsl3abs{{.*}}(<2 x i64
|
|
// CHECK: [[Alloca:%.*]] = alloca <2 x i64>
|
|
// CHECK-NEXT: store <2 x i64> {{%.*}}, ptr [[Alloca]]
|
|
// CHECK-NEXT: [[Val:%.*]] = load <2 x i64>, ptr [[Alloca]]
|
|
// CHECK-NEXT: ret <2 x i64> [[Val]]
|
|
uint64_t2 test_abs_uint64_t2(uint64_t2 p0) { return abs(p0); }
|
|
|
|
// CHECK-LABEL: define {{.*}}hlsl3abs{{.*}}(<3 x i64
|
|
// CHECK: [[Alloca:%.*]] = alloca <3 x i64>
|
|
// CHECK-NEXT: store <3 x i64> {{%.*}}, ptr [[Alloca]]
|
|
// CHECK-NEXT: [[Val:%.*]] = load <3 x i64>, ptr [[Alloca]]
|
|
// CHECK-NEXT: ret <3 x i64> [[Val]]
|
|
uint64_t3 test_abs_uint64_t3(uint64_t3 p0) { return abs(p0); }
|
|
|
|
// CHECK-LABEL: define {{.*}}hlsl3abs{{.*}}(<4 x i64
|
|
// CHECK: [[Alloca:%.*]] = alloca <4 x i64>
|
|
// CHECK-NEXT: store <4 x i64> {{%.*}}, ptr [[Alloca]]
|
|
// CHECK-NEXT: [[Val:%.*]] = load <4 x i64>, ptr [[Alloca]]
|
|
// CHECK-NEXT: ret <4 x i64> [[Val]]
|
|
uint64_t4 test_abs_uint64_t4(uint64_t4 p0) { return abs(p0); }
|